DocumentCode :
448815
Title :
Delay Defect Characterization Using Low Voltage Test
Author :
Yan, Haihua ; Singh, Adit D. ; Xu, Gefu
Author_Institution :
Synopsys Inc., Mountain View, CA., USA
fYear :
2005
fDate :
18-21 Dec. 2005
Firstpage :
8
Lastpage :
13
Abstract :
For nanometer designs, many subtle defects lead to excessive delays in signal paths that cause reliability concerns. Traditional test-based diagnosis methods can only identify the failing nodes without the capability to tell the defect nature behind the observed delay faults. This differentiation is important for gathering accurate defect statistics for process improvement during yield ramp-up. In this paper we presented an effective delay defect analysis methodology that can quickly categorize the delay defects into either transistor related defects or resistive interconnect defects. The new delay defect/failure characterization method is based on low voltage test and delay defect detection in slack interval (DDSI) method. Experimental results were presented to validate the effectiveness of the new method. Practical considerations were also addressed for adoption of the methodology.
Keywords :
Circuit faults; Circuit testing; Delay effects; Fault diagnosis; Integrated circuit interconnections; Low voltage; Propagation delay; Signal design; Timing; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2005. Proceedings. 14th Asian
ISSN :
1081-7735
Print_ISBN :
0-7695-2481-8
Type :
conf
DOI :
10.1109/ATS.2005.45
Filename :
1575398
Link To Document :
بازگشت