Title :
An Optimized ATPG
Author_Institution :
Bendix Test Systems Division, Teterboro, NJ
Abstract :
This paper describes a hierarchical approach to the detection of the critical faults of a digital board, i.e., those most likely to occur. The failure probabilities of the nodes of a board are estimated and used as weights in selecting the nodes for fault detection. The study has indicated both a saving in pattern generation and a higher fault detection per pattern. This approach introduces a new definition of fault coverage. The approach is also applicable to analog circuits. In addition, it allows for continual incorporation of field data, thus improving the estimation of the failure probabilities.
Keywords :
Analog circuits; Automatic test pattern generation; Circuit faults; Circuit testing; Digital circuits; Electrical fault detection; Fault detection; Permission; Probability; System testing;
Conference_Titel :
Design Automation, 1980. 17th Conference on
Print_ISBN :
0-89791-020-6
DOI :
10.1109/DAC.1980.1585275