DocumentCode :
450473
Title :
Realistic Fault Modeling for VLSI Testing
Author :
Maly, Wojciech
Author_Institution :
Department of Electrical and Computer Engineering, Carnegie-Mellon University, Pittsburgh, PA
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
173
Lastpage :
180
Abstract :
Functional failures of VLSI circuits are caused by process-induced defects. Such defects have very complex physical characteristics and may be significantly different from the simplistic defect models assumed by typical fault modeling techniques. In the tutorial an overview of the actual mechanisms causing processing defects, and the defects´ electrical manifestations will be discussed. It will be demonstrated that inadequate insight into the physics of processing defects and the manufacturing process may lead to inefficient testing of actual VLSI circuits.
Keywords :
Acoustic testing; Automatic testing; Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; Integrated circuit testing; Software testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203239
Filename :
1586223
Link To Document :
بازگشت