DocumentCode :
450491
Title :
Generating Incremental VLSI Compaction Spacing Constraints
Author :
Carpenter, Clyde W. ; Horowitz, Mark
Author_Institution :
Stanford University, Stanford CA
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
291
Lastpage :
297
Abstract :
This paper describes using adjacency lists to incrementally generate design rule spacing constraints. The algorithm generates the smallest complete set of constraints for a design, yielding fast compaction, and is as fast or faster than ordinary constraint generation methods even when the incremental features are not used. The adjacency list data structure allows one to very quickly move, insert or delete objects and generate an updated set of constraints.
Keywords :
Algorithm design and analysis; Circuits; Compaction; Data structures; Databases; Fabrication; Permission; Tiles; Very large scale integration; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203257
Filename :
1586241
Link To Document :
بازگشت