DocumentCode :
450510
Title :
Fast, Small, and Static Combinatorial CMOS Circuits
Author :
Serlet, Bertrand P.
Author_Institution :
Xerox PARC Computer Science Laboratory, Palo Alto, CA
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
451
Lastpage :
458
Abstract :
We present ALPS, a new way to generate layout from boolean equations. We use an original tree-structured representation of arbitrary boolean expressions, more compact than classic disjunctive form, allowing fast symbolic manipulation and natural mapping onto silicon. This implementation of ALPS produces static CMOS layout using a cascode-switch style. We present measurements done on fabricated circuits. For a large class of functions, particularly semi-regular control logic, VLSI layout generated by ALPS compares favorably in speed and area to PLAS and Standard-Cell designs.
Keywords :
ALPS; Automatic Layout Generation; Boolean Algebra; Boolean Expressions; CMOS; Cascode; DCVS; Disjunctive Normal Form; PLA; PolyCell; Standard Cells; Static; VLSI; Automatic control; CMOS logic circuits; Computer science; Equations; Laboratories; Logic design; Permission; Programmable logic arrays; Silicon; Very large scale integration; ALPS; Automatic Layout Generation; Boolean Algebra; Boolean Expressions; CMOS; Cascode; DCVS; Disjunctive Normal Form; PLA; PolyCell; Standard Cells; Static; VLSI;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203281
Filename :
1586265
Link To Document :
بازگشت