DocumentCode :
450546
Title :
PLAY: Pattern-Based Symbolic Cell Layout Part I: Transistor Placement
Author :
Lue, Wen-Jeng ; McNamee, L.P.
Author_Institution :
UCLA Computer Science Department, University of California, Los Angeles, CA
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
659
Lastpage :
665
Abstract :
This paper describes an approach to symbolic transistor placement from a CMOS circuit net-list as part of an automatic custom cell layout system, PLAY. It consists of two parts, extraction and refinement. The extraction process defines a set of patterns using local connection relationships. Refinement procedures assign topological attributes to each transistor through these patterns and relationships along with other heuristic knowledge. This paradigm provides a new way to embed designers´ knowledge for circuit layout. Although only CMOS circuit layout placements are demonstrated, this approach can readily be extended to other technologies. Comparison between PLAY and manual design results is also reported.
Keywords :
Boundary conditions; CMOS technology; Circuits; Computer science; MOS devices; Permission; Process design; Routing; Software algorithms; Software standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203320
Filename :
1586304
Link To Document :
بازگشت