DocumentCode :
450551
Title :
Design and Algorithms for Parallel Testing of Random Access and Content Addressable Memories
Author :
Mazumder, P. ; Patel, J.H. ; Fuchs, W.K.
Author_Institution :
Computer Systems Group Coordinated Science Laboratory, University of Illinois, Urbana, IL
fYear :
1987
fDate :
28-1 June 1987
Firstpage :
688
Lastpage :
694
Abstract :
This paper presents a design strategy for efficient and comprehensive parallel testing of both Random Access Memory (RAM) and Content Addressable Memory (CAM). Based on this design for testability approach, parallel testing algorithms for CAMs and RAMs are developed for a broad class of pattern sensitive faults. The resulting test procedures are significantly more efficient than previous approaches. For example, the design for testability strategy allows an entire w word CAM to be read in just one operation with a resulting speed up in testing as high as w. In the case of an n bit RAM, the improvement in test efficiency is by a factor of O(√n). overall reduction in testing time is considerable for large size memories.
Keywords :
Algorithm design and analysis; Associative memory; CADCAM; Computer aided manufacturing; Design for testability; Fault detection; Random access memory; Read-write memory; Sequential analysis; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1987. 24th Conference on
ISSN :
0738-100X
Print_ISBN :
0-8186-0781-5
Type :
conf
DOI :
10.1109/DAC.1987.203325
Filename :
1586309
Link To Document :
بازگشت