DocumentCode :
450568
Title :
Scheduling and Binding Algorithms for High-Level Synthesis
Author :
Paulin, Pierre G. ; Knight, John P.
Author_Institution :
BNR, Ottawa, Canada
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
1
Lastpage :
6
Abstract :
New algorithms for high-level synthesis are presented. The first performs scheduling under hardware resource constraints and improves on commonly used list scheduling techniques by making use of a global priority function. A new design-space exploration technique, which combines this algorithm with an existing one based on time constraints, is also presented. A second algorithm is used for register and bus allocation to satisfy two criteria: the minimization of interconnect costs as well as the final register (bus) cost. A clique partitioning approach is used where the clique graph is pruned using interconnect affinities between register (bus) pairs. Examples from current literature were chosen to illustrate the algorithms and to compare them with four existing systems.
Keywords :
Algorithm design and analysis; Concurrent computing; Costs; Hardware; High level synthesis; Job shop scheduling; Partitioning algorithms; Permission; Scheduling algorithm; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203360
Filename :
1586344
Link To Document :
بازگشت