Title :
Feedback Loops and Large Subcircuits in the Multiprocessor Implementation of a Relaxation Based Circuit Simulator
Author :
Odent, P. ; Claesen, L. ; Man, H. De
Author_Institution :
IMEC, Interuniversity Micro Electronics Center, VSDM division, Leuven, Belgium
Abstract :
This paper presents several new methods for the efficient parallel simulation of VLSI circuits that contain feedback loops or "difficult" parts such as arrays, registers and pass-transistor networks. A new parallel algorithm has been developed for the efficient simulation of circuits containing feedback loops. It is based on dataflow scheduling and local relaxation of the loops. For the simulation of large pass-transistor networks a partitioning method is used that is based on signal flow in the elements. Parallel element evaluation and time-segment pipelining are included to increase the performance of the parallel circuit simulator. Simulation tests with actual circuits show a substantial acceleration for the new methods.
Keywords :
Circuit simulation; Circuit testing; Differential equations; Feedback circuits; Feedback loop; Gaussian processes; Multiprocessing systems; Parallel algorithms; Parallel processing; Very large scale integration;
Conference_Titel :
Design Automation, 1989. 26th Conference on
Print_ISBN :
0-89791-310-8
DOI :
10.1109/DAC.1989.203364