Title :
Locating Functional Errors in Logic Circuits
Author :
Tamura, Kensaburo Alfredo
Author_Institution :
NEC Corp. C&C Systems Research Laboratories, Kawasaki, Japan
Abstract :
In the verification phase of the design of logic circuits using the top-down approach, it is necessary not only to detect but also to locate the source of any inconsistencies that may exist between the functional-level description and its gate-level implementation. In this paper we present a method that determines the areas, within the gate-level circuit, that contain the functional errors. The indicated areas are shown to have sufficient resolution to allow the designer to quickly find the cause of the inconsistency and, therefore, reduce the time required for debugging.
Keywords :
Circuit simulation; Computational modeling; Computer errors; Design engineering; Laboratories; Logic circuits; Logic design; National electric code; Permission; Phase detection;
Conference_Titel :
Design Automation, 1989. 26th Conference on
Print_ISBN :
0-89791-310-8
DOI :
10.1109/DAC.1989.203392