Title :
Test Pattern Generation for Stuck-Open Faults Using Stuck-At Test Sets in CMOS Combinational Circuits
Author :
Lee, Hyung Ki ; Ha, Dong Sam ; Kim, Kwanghyun
Author_Institution :
Department of Electrical Engineering, Virginia Polytechnic Institute and State University, Blacksburg, VA
Abstract :
In this paper we investigate two aspects regarding the detection of stuck-open (SOP) faults using stuck-at test sets. First, we measure the SOP fault coverage of stuck-at test sets for various CMOS combinational circuits. The SOP fault coverage is compared with that of random pattern test sets. Second, we propose a method to improve the SOP fault coverage of stuck-at test sets by organizing the test sequence of stuck-at test sets. The performance of the proposed method is compared with that of a competing method. Experimental results show that the proposed method leads to smaller test sets and shorter processing time while achieving high SOP fault coverage.
Keywords :
Circuit faults; Circuit testing; Combinational circuits; Electrical fault detection; Fault detection; Permission; Semiconductor device modeling; Switches; Switching circuits; Test pattern generators;
Conference_Titel :
Design Automation, 1989. 26th Conference on
Print_ISBN :
0-89791-310-8
DOI :
10.1109/DAC.1989.203421