DocumentCode :
450629
Title :
Path-Delay Constrained Floorplanning: A Mathematical Programming Approach for Initial Placement
Author :
Prasitjutrakul, Somchai ; Kubitz, William J.
Author_Institution :
Department of Computer Science, University of Illinois at Urbana-Champaign, Urbana, IL
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
364
Lastpage :
369
Abstract :
A procedure for path-delay constrained initial placement during chip floorplanning is presented which directly incorporates timing and geometrical constraints into the process. The problem is modeled and mathematically formulated as a constrained non-linear programming problem which is systematically divided and solved in three steps: timing minimization with module overlap, module separation and timing minimization without module overlap. To save computation time, two techniques for eliminating non-logical and noncritical paths are used to reduce the number of paths considered during the optimization. Experimental results show that the placement results satisfy all given timing and geometrical constraints, and have good total normalized wire delays.
Keywords :
Computer science; Delay effects; Mathematical model; Mathematical programming; Permission; Process design; Shape; Timing; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203424
Filename :
1586408
Link To Document :
بازگشت