DocumentCode :
450651
Title :
Time-Symbolic Simulation for Accurate Timing Verification of Asynchronous Behavior of Logic Circuits
Author :
Ishiura, Nagisa ; Takahashi, Mizuki ; Yajima, Shuzo
Author_Institution :
Department of Information Science, Faculty of Engineering, Kyoto University, Kyoto, JAPAN
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
497
Lastpage :
502
Abstract :
As a new approach for timing verification of logic circuits, we propose a new concept of time-symbolic simulation. While a conventional symbolic simulator treats signal values as logical expressions, a time-symbolic simulator treats time as algebraic expressions. In this paper, we describe algorithms for time-symbolic simulation, and its application to hazard detection and verification of asynchronous sequential circuits.
Keywords :
Analytical models; Circuit simulation; Combinational circuits; Computational modeling; Delay effects; Hazards; Logic circuits; Permission; Sequential circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203447
Filename :
1586431
Link To Document :
بازگشت