Title : 
A Scheme for Overlaying Concurrent Testing of VLSI Circuits
         
        
            Author : 
Jone, Wen-Ben ; Papachristou, C.A. ; Pereira, M.
         
        
            Author_Institution : 
Department of Computer Science, New Mexico Tech, Socorro, NM
         
        
        
        
        
        
            Abstract : 
This paper presents a test scheduling method, called overlaying concurrent testing, for built-in testing of VLSI circuits. The scheme is based on a resource-conflict analysis of of subcircuits and a scheduling algorithm. The algorithm fully exploits test parallelism by overlaying the test intervals of compatible subcircuits to test as many of them as possible concurrently. The technique is supported by a test hardware architecture whose design is well coordinated with the test scheduling leading to a considerable reduction of testing time, as demonstrated by simulation experiments.
         
        
            Keywords : 
Automatic testing; Built-in self-test; Circuit faults; Circuit testing; Computer science; Hardware; Permission; Scheduling algorithm; Semiconductor device testing; Very large scale integration;
         
        
        
        
            Conference_Titel : 
Design Automation, 1989. 26th Conference on
         
        
        
            Print_ISBN : 
0-89791-310-8
         
        
        
            DOI : 
10.1109/DAC.1989.203453