• DocumentCode
    450676
  • Title

    AWEsim: Asymptotic Waveform Evaluation for Timing Analysis

  • Author

    Pillage, Lawrence T. ; Huang, Xiaoli ; Rohrer, Ronald A.

  • Author_Institution
    Department of Electrical Computer Engineering, Carnegie Mellon University, Pittsburgh, PA
  • fYear
    1989
  • fDate
    25-29 June 1989
  • Firstpage
    634
  • Lastpage
    637
  • Abstract
    Most timing analyzers rely upon a linear approximate interconnect model, typically an RC tree, to estimate efficiently the propagation delays for digital MOS integrated circuits. RC tree methods are adequate to analyze a large class of MOS circuits, but are not sufficient in general for high speed, dynamic and precharge MOS circuits. In addition bipolar logic and board level digital systems can have interconnect models which may not be compatible with RC tree topologies. In this paper we describe AWEsim, a variable refinement waveform estimator for generalized linear RLC approximate interconnect models.
  • Keywords
    Delay estimation; Digital systems; Integrated circuit interconnections; Integrated circuit modeling; Linear approximation; Logic; MOS integrated circuits; Propagation delay; RLC circuits; Timing;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design Automation, 1989. 26th Conference on
  • ISSN
    0738-100X
  • Print_ISBN
    0-89791-310-8
  • Type

    conf

  • DOI
    10.1109/DAC.1989.203475
  • Filename
    1586459