DocumentCode :
450677
Title :
A Novel Approach to Accurate Timing Verification Using RTL Descriptions
Author :
Roy, Kaushik ; Abraham, Jacob A.
Author_Institution :
Computer Systems Group, Coordinated Science Laboratory, University of Illinois at Urbana-Champaign, Urbana, IL
fYear :
1989
fDate :
25-29 June 1989
Firstpage :
638
Lastpage :
641
Abstract :
Timing verification is a critical part of VLSI circuit design. A new approach to timing verification using Register Transfer Level (RTL) descriptions is presented, which eliminates false paths that occur due to (i) redundancy, (ii) reconvergent fanout or (iii) control signal constraints, and generates a test for the critical paths. High level instructions of the circuit are used to test for any timing violations. An algorithm to identify a minimal set of instructions that tests the circuit for all timing errors in valid paths is proposed. Results are presented based on an implementation of the algorithm in LISP programming language on a TI Explorer machine.
Keywords :
Clocks; Counting circuits; Design automation; Distributed computing; Heuristic algorithms; Instruments; Machinery; Permission; Testing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1989. 26th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-310-8
Type :
conf
DOI :
10.1109/DAC.1989.203476
Filename :
1586460
Link To Document :
بازگشت