Title : 
A New Approach to Derive Robust Tests for Stuck-Open Faults in CMOS Combinational Logic Circuits
         
        
            Author : 
Wang, Jhing-Fa ; Kuo, Tab-Yuan ; Lee, Jau-Yien
         
        
            Author_Institution : 
Institute of Electrical and Computer Engineering, National Cheng Kung University, Tainan, Taiwan, R.O.C.
         
        
        
        
        
        
            Abstract : 
In this paper, we address the problem of deriving robust tests for single stuck-open faults in CMOS combinational circuits. We first examine the characteristics of the transition of the two patterns belonging to a two-pattern test. Then, a sufficient and necessary condition for a test to be robust is given. According to the given condition, we propose a new method to derive robust tests. Robustness verification of the derived tests is no longer required when using our approach.
         
        
            Keywords : 
CMOS logic circuits; Circuit faults; Circuit testing; Combinational circuits; Delay; Electrical fault detection; Fault detection; Logic testing; Permission; Robustness;
         
        
        
        
            Conference_Titel : 
Design Automation, 1989. 26th Conference on
         
        
        
            Print_ISBN : 
0-89791-310-8
         
        
        
            DOI : 
10.1109/DAC.1989.203496