DocumentCode :
451473
Title :
Time-multiplexing of signal using highly integrated digital delay: an FPGA implementation
Author :
Bocci, V. ; Chiodi, G. ; Iacoangeli, F. ; Nobrega, R. ; Pinci, D. ; Rinaldi, W.
Author_Institution :
Ist. Nazionale di Fisica Nucl., Rome, Italy
Volume :
1
fYear :
2005
fDate :
23-29 Oct. 2005
Firstpage :
398
Lastpage :
402
Abstract :
We have designed and implemented on a Xilinx SpartanIIE FPGA a highly integrated time-multiplexing device by means of using multiple fixed delays. Signals coming from MWPCs (multi wire proportional chambers) front end readout circuitry can be multiplexed in time using selected delay values. Up to 5 channels can be merged into one using delays in increments of 150 ns. As a consequence, usage of one multi-hit channel to measure timing of 5 channels is possible. Inside the FPGA a 36 to 8 multiplexing is performed, resulting in a reduction, of more than a factor of four, of the number of multi-hit TDC channels needed.
Keywords :
field programmable gate arrays; multiwire proportional chambers; nuclear electronics; readout electronics; 150 ns; Xilinx SpartanIIE FPGA; highly integrated time-multiplexing device; multihit TDC channels; multiwire proportional chambers front end readout circuitry; Cables; Circuits; Delay effects; Detectors; Field programmable gate arrays; Logic devices; Multiplexing; Time measurement; Timing; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2005 IEEE
ISSN :
1095-7863
Print_ISBN :
0-7803-9221-3
Type :
conf
DOI :
10.1109/NSSMIC.2005.1596279
Filename :
1596279
Link To Document :
بازگشت