DocumentCode :
451863
Title :
Automatic Technology Mapping for Generalized Fundamental-Mode Asynchronous Designs
Author :
Siegel, Polly ; Micheli, Giovanni De ; Dill, David
Author_Institution :
Center for Integrated Systems, Stanford University, Stanford CA
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
61
Lastpage :
67
Abstract :
We address the problem of technology mapping for generalized fundamental-mode asynchronous designs. In this design style we can separate the combinational portions of the design from the sequential portions, similar to synchronous design styles. We examine each step of algorithmic technology mapping for its influence on the hazard behavior of the modified network. We then present modifications to an existing synchronous technology mapper to work for this asynchronous design style. We present efficient algorithms for hazard analysis that are used during the mapping process. These algorithms have been implemented and incorporated into the program CERES to produce a technology mapper suitable for asynchronous designs.
Keywords :
Algorithm design and analysis; Circuit synthesis; Computational Intelligence Society; Concurrent computing; Contracts; Feedback; Hazards; Logic; Microwave integrated circuits; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203920
Filename :
1600193
Link To Document :
بازگشت