DocumentCode :
451864
Title :
Technology Decomposition and Mapping Targeting Low Power Dissipation
Author :
Tsui, Chi-Ying ; Pedram, Massound ; Despain, Alvin M.
Author_Institution :
Department of Electrical Engineering - Systems, University of Southern California, Los Angeles, CA
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
68
Lastpage :
73
Abstract :
In this paper, we address the problem of minimizing the average power dissipation during the technology dependent phase of logic synthesis. Our approach consists of two steps. In the first step, we generate a NAND decomposition of an optimized Boolean network such that the sum of average switching rates for all nodes in the network is minimum. Our power-efficient decomposition procedure is optimal for dynamic CMOS circuits with uncorrelated input signals and produces very good results for static CMOS. In the second step, we perform a power efficient technology mapping that finds an optimal power-delay trade-off value (subject to the unknown load problem) for given timing constraints. We obtain an average of 21% improvement in power at the expense of 12.6% increase in area and without any degradation in performance on a number of benchmarks.
Keywords :
CMOS logic circuits; CMOS technology; Capacitance; Contracts; Delay; Energy consumption; High performance computing; Portable computers; Power dissipation; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203921
Filename :
1600194
Link To Document :
بازگشت