Title :
VIPER: An Efficient Vigorously Sensitizable Path Extractor
Author :
Chang, Hoon ; Abraham, Jacob A.
Author_Institution :
Computer Engineering Research Center, University of Texas at Austin, Austin, TX
Abstract :
Fast and correct timing verification is a critical issue in VLSI design. Several timing verification algorithms have been proposed in the last few years. However, due to the huge computation time needed to eliminate false paths, existing algorithms have difficulty in performing timing verification for large circuits. This paper presents an efficient timing verification algorithm, with a new sensitization criterion, which directly identifies the critical path without eliminating false paths from a path list. The inputs which sensitize the critical path are determined as well.
Keywords :
Analytical models; Circuit analysis; Circuit simulation; Delay estimation; Design engineering; Jacobian matrices; Propagation delay; SPICE; Timing; Very large scale integration;
Conference_Titel :
Design Automation, 1993. 30th Conference on
Print_ISBN :
0-89791-577-1
DOI :
10.1109/DAC.1993.203929