DocumentCode :
451907
Title :
High-Level Synthesis of Scalable Architectures for IIR Filters Using Multichip Modules
Author :
Wang, Haigeng ; Dutt, Nikil ; Nicolau, Alexandru ; Kai-Yeung Sunny Siu
Author_Institution :
Department of Computer Science, University of California, Irvine, Irvine, CA
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
336
Lastpage :
342
Abstract :
We present a new technique for the high-level synthesis of scalable MCM-based architectures implementing infinite-impulse response(IIR) filters. Our technique is based on the regular schedules, a class of parallel schedules for computing mth-order IIR filters. The simplicity of the regular schedules facilitates characterization of their inter-processor communications, which is generally difficult to express for parallel algorithms. The characterization of inter-processor communications of the regular schedules enables us to generate instruction-level behavior of the design that can be easily mapped onto MCM-based architectures. We illustrate this mapping of the regular schedules onto an MCM-based architecture by designing a special-purpose processor for the fifth-order elliptic wave filter. Our design yields a scalable performance measured in the filter\´s sample rate, which is not known to have been achieved by previously published designs. This work differs significantly from "traditional" high-level synthesis techniques in its emphasis on synthesizing scalable, high-performance multichip designs.
Keywords :
Computer architecture; Concurrent computing; Difference equations; High level synthesis; IIR filters; Multichip modules; Parallel processing; Processor scheduling; Signal processing; Signal synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203971
Filename :
1600244
Link To Document :
بازگشت