DocumentCode :
451911
Title :
Performance Enhancement of CMOS VLSI Circuits by Transistor Reordering
Author :
Carlson, Bradley S. ; Chen, C. Y Roger
Author_Institution :
The Advanced IC Design and Simulation Laboratory and the Department of Electrical Engineering, State University of New York, Stony Brook, NY
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
361
Lastpage :
366
Abstract :
A method which uses transistor reordering for the performance enhancement of CMOS circuits is presented. The proposed technique achieves significant reduction in propagation delays with little effect on layout area. The technique can be coupled with transistor sizing to achieve unbounded improvement in circuit delay, and it can be used to decrease dynamic power dissipation. In particular, excellent results have been achieved when the method is applied to data path circuits.
Keywords :
CMOS logic circuits; Delay effects; Logic devices; Logic gates; Propagation delay; Registers; Switches; Switching circuits; Transistors; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203975
Filename :
1600248
Link To Document :
بازگشت