DocumentCode :
451912
Title :
Evaluation by Parts of Mixed-Level DC-Connected Components in Logic Simulation
Author :
Yuan, Dah-cherng ; Pillage, Lawrance T. ; Rahmeh, Joseph T.
Author_Institution :
Mentor Graphics Corporation, Wilsonville, OR
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
367
Lastpage :
372
Abstract :
This paper describes an evaluation-by-parts technique for logic simulation of mixed-level MOS digital circuits. An accurate model is proposed to replace subcircuits in the mixed-level description of partitioned dc-connected components. The replacement converts a mixed-level dc-connected component into a switch-level circuit. A new switch-level nodal analysis technique is presented which evaluates the logic state and strength of nodes in switch-level circuits. The main feature of this technique is the improvement of simulation accuracy and efficiency. Experimental results show significant speed-up for the evaluation of large mixed-level dc-connected components.
Keywords :
Capacitors; Circuit simulation; Computational modeling; Computer graphics; Equivalent circuits; Logic circuits; MOSFETs; Object oriented modeling; Switching circuits; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203976
Filename :
1600249
Link To Document :
بازگشت