DocumentCode :
451913
Title :
Comparative Design Validation Based on Event Pattern Mappings
Author :
Gennart, Benit A.
Author_Institution :
NTT LSI Laboratories, Kanagawa, JAPAN
fYear :
1993
fDate :
14-18 June 1993
Firstpage :
373
Lastpage :
378
Abstract :
This paper proposes a new methodology for performing comparative validation between two specifications of a system at different levels of abstraction. The methodology consists of two steps : extracting a high-level simulation from a low-level simulation by recursively recognizing and naming patterns of events, and compare the extracted simulation to a high-level simulation. This paper introduces a new semantics for high-level simulation (partial order with duration events), describes a new algorithm to compare an extracted simulation (total order with duration events) and a high-level simulation, and lists performance results of the comparison algorithm.
Keywords :
Computer architecture; Design methodology; Discrete event simulation; Hardware design languages; High level synthesis; Laboratories; Large scale integration; Pattern recognition; Registers; Specification languages;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1993. 30th Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-577-1
Type :
conf
DOI :
10.1109/DAC.1993.203977
Filename :
1600250
Link To Document :
بازگشت