DocumentCode :
452001
Title :
Statistical Delay Modeling in Logic Design and Synthesis
Author :
Jyu, Horng-Fei ; Malik, Sharad
Author_Institution :
Department of Electrical Engineering, Princeton University, Princeton, NJ
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
126
Lastpage :
130
Abstract :
Manufacturing disturbances are inevitable in the fabrication of integrated circuits. These disturbances will result in variations in the delay specifications of manufactured circuits. In order to capture the impact of these variations on the delay behavior of these circuits we propose a pair of statistical delay models for use in logic design. These models abstract the real variations from the process level and can be used for statistical delay analysis and optimization in logic design and synthesis while offering an efficiency vs. accuracy tradeoff.
Keywords :
Circuit simulation; Delay; Design optimization; Fabrication; Integrated circuit manufacture; Integrated circuit synthesis; Logic circuits; Logic design; Manufacturing; Random variables;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204084
Filename :
1600357
Link To Document :
بازگشت