DocumentCode
452045
Title
Minimal Delay Interconnect Design Using Alphabetic Trees
Author
Vittal, Ashok ; Marek-Sadowska, Malgorzata
Author_Institution
Department of Electrical and Computer Engineering, University of California, Santa Barbara, CA
fYear
1994
fDate
6-10 June 1994
Firstpage
392
Lastpage
396
Abstract
We propose a new algorithm for the performance-driven interconnect design problem, based on alphabetic trees. The interconnect topology is determined in a global manner and does not greedily add edges as in conventional approaches. The algorithm can handle cases where the sink capacitances are different. Good results are obtained while running two to sixty times faster than three existing algorithms on practical instances.
Keywords
Analytical models; Capacitance; Computational modeling; Delay estimation; Design automation; Distributed computing; Machinery; Permission; SPICE; Wire;
fLanguage
English
Publisher
ieee
Conference_Titel
Design Automation, 1994. 31st Conference on
ISSN
0738-100X
Print_ISBN
0-89791-653-0
Type
conf
DOI
10.1109/DAC.1994.204132
Filename
1600405
Link To Document