DocumentCode :
452070
Title :
Automatic Synthesis of Pipeline Structures with Variable Data Initiation Intervals
Author :
Jun, Hong Shin ; Hwang, Sun Young
Author_Institution :
CAD & Computer Systems Lab., Sogang University, Seoul, Korea
fYear :
1994
fDate :
6-10 June 1994
Firstpage :
537
Lastpage :
541
Abstract :
In this paper, we propose a novel algorithm for synthesizing the pipeline structures with variable data initiation intervals (DIIs). Compared to previous researches where the pipeline synthesis is confined to those with fixed DIIs, the proposed algorithm tries to optimize the pipeline latency by fully utilizing hardware resources to which abstract operations in high-level design descriptions are assigned. Determining time-overlapping of pipeline stages, the proposed algorithm performs scheduling and module allocation using the time-overlapping information for the proper control of pipelines with variable DIIs. Experimental results on benchmarks show that significant improvement can be achieved both in speed and in area.
Keywords :
Algorithm design and analysis; Control system synthesis; Delay; Design optimization; Hardware; High level synthesis; Pipeline processing; Scheduling algorithm; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation, 1994. 31st Conference on
ISSN :
0738-100X
Print_ISBN :
0-89791-653-0
Type :
conf
DOI :
10.1109/DAC.1994.204161
Filename :
1600434
Link To Document :
بازگشت