Title :
Parasitic extraction tool verification using an automatically generated set of ring oscillators
Author :
Sen, Padmanava ; Woods, Wayne H. ; Mina, Essam ; Laskar, Joy
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Abstract :
This paper describes a novel parasitic extraction methodology verification procedure for functional circuits and systems using automatically generated test structures. Ring oscillators are generated, extracted and simulated in a fully automated fashion and the results are used for technology benchmarking. Layouts of different structures for silicon-based technologies are generated using Matlab codes with Perl scripts. These structures are extracted to verify the performance of standard parasitic extraction (PEX) tools, comparing with an EM solver as a "gold standard". The ring oscillators are designed with a delay cell inserted between adjacent inverters cells so that the delay due to the parasitic structure dominates the delay due to active devices. To verify/standardize PEX tools, the delay cell topologies are varied considering possible parasitic effects in the available die area with defined process and layout parameters.
Keywords :
automatic test pattern generation; circuit layout; circuit testing; delay circuits; oscillators; PEX tools; delay cells; inverter cells; parasitic extraction tool verification; ring oscillators; silicon-based technology; test structure generation; Automatic testing; Benchmark testing; Circuit simulation; Circuit testing; Circuits and systems; Delay; Gold; Inverters; Ring oscillators; System testing;
Conference_Titel :
Microwave Conference, 2005 European
Print_ISBN :
2-9600551-2-8
DOI :
10.1109/EUMC.2005.1608922