DocumentCode :
453654
Title :
Area-efficient VLSI architecture of joint carrier recovery and blind equalization for QAM demodulator
Author :
Hou, Jiang ; Junhua, Tian ; Liu Zhi ; Xiaoyang, Eng
Author_Institution :
Fudan Univ., Shanghai, China
Volume :
1
fYear :
2005
fDate :
24-27 Oct. 2005
Firstpage :
337
Lastpage :
340
Abstract :
In this paper, we propose an area-efficient architecture of joint carrier recovery and blind equalization, which is the kernel algorithm of QAM demodulation. The conventional architecture of joint carrier recovery and bind equalization occupies vast area in a QAM demodulator, so we optimize its architecture by means of MAC-sharing, interleaving, etc. Experimental results show that the proposed VLSI architecture reduces the circuit area evidently and improves the performance and stability.
Keywords :
VLSI; blind equalisers; demodulation; demodulators; quadrature amplitude modulation; QAM demodulation; VLSI architecture; blind equalization; joint carrier recovery; Blind equalizers; Decision feedback equalizers; Demodulation; Digital modulation; Filters; Frequency estimation; Phase detection; Phase frequency detector; Quadrature amplitude modulation; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC, 2005. ASICON 2005. 6th International Conference On
Print_ISBN :
0-7803-9210-8
Type :
conf
DOI :
10.1109/ICASIC.2005.1611306
Filename :
1611306
Link To Document :
بازگشت