DocumentCode :
454253
Title :
Configurable NAND flash translation layer
Author :
Tsai, Yi-Lin ; Hsieh, Jen-Wei ; Kuo, Tei-Wei
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Taiwan Univ., Taipei
Volume :
1
fYear :
2006
fDate :
5-7 June 2006
Abstract :
Flash memory is widely adopted in various consumer products, especially for embedded systems. With strong demands on product designs for overhead control and performance requirements, vendors must have an effective design for the mapping of logical block addresses (LBA´s) and physical addresses of data over flash memory. This paper targets such an essential issue by proposing a configurable mapping method that could trade the main-memory overhead with the system performance under the best needs of vendors. A series of experiments is conducted to provide insights on different configurations of the proposed method
Keywords :
consumer products; embedded systems; flash memories; logic gates; LBA; NAND flash memory; configurable mapping method; consumer products; embedded system; logical block address; translation layer; Computer science; Consumer products; Embedded system; File systems; Flash memory; Hardware; Multimedia systems; Nonvolatile memory; Product design; System performance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Sensor Networks, Ubiquitous, and Trustworthy Computing, 2006. IEEE International Conference on
Conference_Location :
Taichung
Print_ISBN :
0-7695-2553-9
Type :
conf
DOI :
10.1109/SUTC.2006.1636167
Filename :
1636167
Link To Document :
بازگشت