DocumentCode :
454357
Title :
Power-Constrained Test Scheduling for Multi-Clock Domain SoCs
Author :
Yoneda, Tomokazu ; Masuda, Kimihiko ; Fujiwara, Hideo
Author_Institution :
Graduate Sch. of Inf. Sci., Inst. of Sci. & Technol., Kansai
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Firstpage :
1
Lastpage :
6
Abstract :
This paper presents a wrapper and test access mechanism design for multi-clock domain SoCs that consists of cores with different clock frequencies during test. We also propose a test scheduling algorithm for multi-clock domain SoCs to minimize test time under power constraint. In the proposed method, we use virtual TAM to solve the frequency gaps between cores and the ATE, and also to reduce power consumption of a core during test while maintaining the test time of the core. Experimental results show the effectiveness of our method not only for multi-clock domain SoCs, but also for single-clock domain SoCs with power constraints
Keywords :
integrated circuit design; integrated circuit testing; logic testing; system-on-chip; multiclock domain SoC; system-on-chip; test access mechanism; test scheduling; Circuit testing; Cities and towns; Clocks; Energy consumption; Frequency; Information science; Scheduling algorithm; Sequential analysis; System testing; Time factors; multi-clock domain SoC; power consumption; test access mechanism; test scheduling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.244142
Filename :
1656894
Link To Document :
بازگشت