DocumentCode :
454452
Title :
On test conditions for the detection of open defects
Author :
Kruseman, Bram ; Heiligers, Manuel
Author_Institution :
Philips Res. Labs., Eindhoven
Volume :
1
fYear :
2006
fDate :
6-10 March 2006
Abstract :
The impact of test conditions on the detectability of open defects is investigated. We performed an inductive fault analysis on representative standard gates. The simulation results show that open-like defects result in a wide range of different voltage-delay dependencies, ranging from a strongly increasing to a strongly decreasing delay as a function of voltage. The behaviour is not only determined by the defect location but also by the test pattern. Knowing the expected behaviour of a certain defect location helps failure localisation. The detectability of a defect is strongly determined by the behaviour of the affected path as well as that of the longest path. Our simulations and measurements show that in general elevated supply voltages give a better detectability of open-like defects
Keywords :
fault simulation; logic gates; logic testing; defect location; inductive fault analysis; integrated circuit testing; open defect detection; open-like defect; representative standard gates; supply voltages; test pattern; Added delay; Employee welfare; Integrated circuit testing; Laboratories; Manufacturing; Performance analysis; Performance evaluation; Silicon; Temperature; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location :
Munich
Print_ISBN :
3-9810801-1-4
Type :
conf
DOI :
10.1109/DATE.2006.243804
Filename :
1657017
Link To Document :
بازگشت