DocumentCode
454490
Title
Minimizing Test Power in SRAM through Reduction of Pre-charge Activity
Author
Dilillo, Luigi ; Rosinger, P. ; Al-Hashimi, M. ; Girard, Patrick
Author_Institution
Dept. of Electron. & Comput. Sci., Southampton Univ.
Volume
1
fYear
2006
fDate
6-10 March 2006
Firstpage
1
Lastpage
6
Abstract
In this paper we analyze the test power of SRAM memories and demonstrate that the full functional pre-charge activity is not necessary during test mode because of the predictable addressing sequence. We exploit this observation in order to minimize power dissipation during test by eliminating the unnecessary power consumption associated with the pre-charge activity. This is achieved through a modified pre-charge control circuitry, exploiting the first degree of freedom of March tests, which allows choosing a specific addressing sequence. The efficiency of the proposed solution is validated through extensive Spice simulations
Keywords
SRAM chips; power consumption; March tests; SRAM memories; Spice simulations; modified pre-charge control circuitry; power dissipation; pre-charge activity; test power analysis; Circuit simulation; Circuit testing; Computer science; Electronic equipment testing; Energy consumption; Power dissipation; Random access memory; Robots; Stress; System testing;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation and Test in Europe, 2006. DATE '06. Proceedings
Conference_Location
Munich
Print_ISBN
3-9810801-1-4
Type
conf
DOI
10.1109/DATE.2006.244016
Filename
1657068
Link To Document