DocumentCode :
45765
Title :
Moving Average Filter Based Phase-Locked Loops: Performance Analysis and Design Guidelines
Author :
Golestan, Saeed ; Ramezani, Mahdi ; Guerrero, Josep M. ; Freijedo, Francisco D. ; Monfared, Mohammad
Author_Institution :
Dept. of Electr. Eng., Islamic Azad Univ., Abadan, Iran
Volume :
29
Issue :
6
fYear :
2014
fDate :
Jun-14
Firstpage :
2750
Lastpage :
2763
Abstract :
The phase-locked loops (PLLs) are probably the most widely used synchronization technique in grid-connected applications. The main challenge that is associated with the PLLs is how to precisely and fast estimate the phase and frequency, when the grid voltage is unbalanced and/or distorted. To overcome this challenge, incorporating moving average filter(s) (MAF) into the PLL structure has been proposed in some recent literature. An MAF is a linear-phase finite-impulse-response filter, which can act as an ideal low-pass filter, if certain conditions hold. The main aim of this paper is to present the control design guidelines for a typical MAF-based PLL. The paper starts with the general description of MAFs. The main challenge associated with using the MAFs is then explained, and its possible solutions are discussed. The paper then proceeds with a brief overview of the different MAF-based PLLs. In each case, the PLL block diagram description is shown, the advantages and limitations are briefly discussed, and the tuning approach (if available) is evaluated. The paper then presents two systematic methods to design the control parameters of a typical MAF-based PLL: one for the case of using a proportional-integral (PI) type loop filter (LF) in the PLL, and the other for the case of using a proportional-integral-derivative (PID) type LF. Finally, the paper compares the performance of a well-tuned MAF-based PLL when using the PI-type LF with the results of using the PID-type LF, which provides useful insights into their capabilities and limitations.
Keywords :
FIR filters; PI control; linear phase filters; low-pass filters; phase locked loops; power grids; power system control; synchronisation; three-term control; MAF-based PLL; PI-type LF; PID-type LF; PLL block diagram; design guidelines; grid synchronization; linear phase finite impulse response filter; low-pass filter; moving average filter based phase locked loops; performance analysis; proportional-integral type loop filter; proportional-integral-derivative type LF; Design methodology; Educational institutions; Frequency estimation; Guidelines; Interpolation; Phase locked loops; Synchronization; Grid synchronization; moving average filter (MAF); phase-locked loop (PLL);
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2013.2273461
Filename :
6560420
Link To Document :
بازگشت