DocumentCode :
45823
Title :
Experimental Demonstration of Ultrashort-Channel (3 nm) Junctionless FETs Utilizing Atomically Sharp V-Grooves on SOI
Author :
Migita, S. ; Morita, Yusuke ; Matsukawa, T. ; Masahara, M. ; Ota, Hiroyuki
Author_Institution :
Collaborative Res. Team Green Nanoelectron. Res. Center, Nat. Inst. of Adv. Ind. Sci. & Technol., Tsukuba, Japan
Volume :
13
Issue :
2
fYear :
2014
fDate :
Mar-14
Firstpage :
208
Lastpage :
215
Abstract :
Ultrashort-channel junctionless FETs (JL-FETs) were fabricated on silicon-on-insulator substrates utilizing atomically sharp V-shaped grooves produced by anisotropic wet etching. The channel length, defined as the width of the V-groove bottom, was as short as 3 nm, and the channel thickness was between 1 and 8 nm. Excellent transistor characteristics with threshold voltages that are optimal for low-power operation were obtained for both n-FETs and p-FETs when the thickness of both the channel and gate dielectric film thickness was reduced to 1 nm. The origin of the excellent electrostatic control is discussed on the basis of fringe capacitance and quantum confinement effects in a nanometer-scale ultrathin Si layer where band-gap expansion, dielectric constant reduction, and increase in the dopant activation energy become prominent. The electrical characteristics of the ultrashort channel JL-FETs were found to be very sensitive to device parameters such as the channel thickness and dopant concentration.
Keywords :
MOSFET; capacitance; dielectric thin films; doping profiles; elemental semiconductors; energy gap; etching; permittivity; silicon; JL-FET; SOI; Si; anisotropic wet etching; atomically sharp V-grooves; band-gap expansion; channel length; channel thickness; dielectric constant; dopant activation energy; dopant concentration; electrical characteristics; electrostatic control; fringe capacitance; gate dielectric film thickness; low-power operation; n-FET; nanometer-scale ultrathin Si layer; p-FET; quantum confinement effects; silicon-on-insulator substrates; size 1 nm to 8 nm; threshold voltages; ultrashort-channel junctionless FET; Annealing; Electric variables; Films; Logic gates; MOSFET; Silicon; Anisotropic wet etching; V-groove; band-gap expansion; dielectric constant reduction; junctionless FET (JL-FET); mosfet; scaling; short channel; silicon-on-insulator (SOI); variability;
fLanguage :
English
Journal_Title :
Nanotechnology, IEEE Transactions on
Publisher :
ieee
ISSN :
1536-125X
Type :
jour
DOI :
10.1109/TNANO.2013.2296893
Filename :
6701137
Link To Document :
بازگشت