DocumentCode :
460921
Title :
An architectural level design methodology for embedded face detection
Author :
Chellappa, R. ; Bhattacharyya, S.S. ; Saha, S. ; Wolf, W. ; Aggarwal, G. ; Schlessman, J. ; Kianzad, V.
Author_Institution :
Princeton Univ., Princeton, NJ
fYear :
2005
fDate :
Sept. 2005
Firstpage :
136
Lastpage :
141
Abstract :
Face detection and recognition research has attracted great attention in recent years. Automatic face detection has great potential in a large array of application areas, including banking and security system access control, video surveillance, and multimedia information retrieval. In this paper, we discuss an architectural level design methodology for implementation of an embedded face detection system on a reconfigurable system on chip. We present models for performance estimation and validate these models with experimental values obtained from implementing our system on an FPGA platform. This modeling approach is shown to be efficient, accurate, and intuitive for designers to work with. Using this approach, we present several design options that trade-off various architectural features.
Keywords :
Access control; Banking; Design methodology; Face detection; Face recognition; Information retrieval; Information security; Multimedia systems; System-on-a-chip; Video surveillance; design space exploration; face detection; platforms; reconfigurable; system-level models;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware/Software Codesign and System Synthesis, 2005. CODES+ISSS '05. Third IEEE/ACM/IFIP International Conference on
Conference_Location :
Jersey City, NJ, USA
Print_ISBN :
1-59593-161-9
Type :
conf
DOI :
10.1145/1084834.1084872
Filename :
4076326
Link To Document :
بازگشت