DocumentCode
464192
Title
An Investigation of Chip-Level Hardware Support for Web Mining
Author
Li, Kin Fun ; Perera, Darshika G.
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Victoria, Victoria, BC
Volume
1
fYear
2007
fDate
21-23 May 2007
Firstpage
341
Lastpage
348
Abstract
In this work, we investigate the use of hardware at the chip level to support some fundamental Web mining operations. Both software and hardware versions of the same operators are implemented on field programmable gate arrays (FPGAs). The software versions are executed on a soft IP core on the same FPGA chip as the hardware implementation, ensuring their fair performance comparison. The hardware operators are structured hierarchically following the bottom-up and platform-based design strategies. These design approaches provide the opportunity to measure the performance of the respective hardware and software operators at various levels of abstraction. Our proof of concept investigation has shown that with the proper system-level design strategies, there is a tremendous potential in hardware support at the chip level for information retrieval and Web mining operations.
Keywords
Internet; data mining; field programmable gate arrays; hardware-software codesign; FPGA chip; Web mining operations; bottom-up design; chip-level hardware support; field programmable gate arrays; information retrieval; platform-based design; soft IP core; system-level design; Databases; Extraterrestrial measurements; Field programmable gate arrays; Hardware; Information retrieval; Internet; Search engines; Software performance; Web mining; Web search; cosine similarity; hardware acceleration; platform-based design; web mining;
fLanguage
English
Publisher
ieee
Conference_Titel
Advanced Information Networking and Applications Workshops, 2007, AINAW '07. 21st International Conference on
Conference_Location
Niagara Falls, Ont.
Print_ISBN
978-0-7695-2847-2
Type
conf
DOI
10.1109/AINAW.2007.88
Filename
4221083
Link To Document