Title :
A Digital Clock Re-Timing Circuit for On-Chip Source-Synchronous Serial Links
Author :
Elrabaa, Muhammad E S
Author_Institution :
Comput. Eng. Dept., King Fahd Univ. of Pet. & Miner. (KFUPM), Dhahran
Abstract :
A new all-digital circuit scheme for clock and data re-timing functions for on-chip high-speed source synchronous data communications, such as in burst-mode data transmission over a network-on-chip is introduced. The new technique is non-PLL-based and is capable of retiming the output clock with the received data within one data transition. Being fully digital makes its area much smaller than conventional circuitry. It can also be described by any hardware description language, simulated, and synthesized into any digital process. This enables it to be ported from one technology to another and support system on a chip (SOC) designs. The design concept is demonstrated with T-Spicereg simulations using a 0.13 mum digital CMOS technology.
Keywords :
CMOS digital integrated circuits; clocks; data communication; network-on-chip; synchronisation; T-Spice simulations; application specific integrated circuits; burst-mode data transmission; clock-recovery; data re-timing functions; digital CMOS technology; digital clock re-timing circuit; hardware description language; high-speed source synchronous data communications; network-on-chip; on-chip source-synchronous serial links; size 0.13 mum; systems-on-chip; CMOS technology; Circuit simulation; Clocks; Data communication; Frequency; Jitter; Minerals; Network-on-a-chip; Petroleum; Phase locked loops; ASICs; Clock-Recovery; Digital Circuits; Networks-On-Chip; Systems-on-Chip;
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
DOI :
10.1109/ICM.2006.373303