DocumentCode
464786
Title
Programmable Routing Tables for Degradable Torus-Based Networks on Chips
Author
Shahabi, A. ; Honarmand, N. ; Navabi, Z.
Author_Institution
CAD Lab., Tehran Univ.
fYear
2007
fDate
27-30 May 2007
Firstpage
1065
Lastpage
1068
Abstract
The decreasing manufacturing yield of integrated circuits, as a result of rising complexity and decreased feature size, and the emergence of NoC-based design techniques, has necessitated the search for network reconfiguration techniques for reusing NoCs with faulty communication hardware. In this paper, we propose a method to cope with the problem of faulty communication links in NoCs with torus topology. The method is based on the use of programmable routing tables in network switches. We investigate this technique for a conventional routing mechanism and our optimized routing mechanism. The conventional mechanism uses one entry in its routing table for every destination address while our proposed routing mechanism uses a fixed number of entries per table and routes based on the address value comparison of the current switch and the destination switch.
Keywords
integrated circuit manufacture; network routing; network-on-chip; degradable torus-based networks on chips; network reconfiguration techniques; programmable routing tables; Circuit faults; Communication switching; Degradation; Hardware; Integrated circuit manufacture; Integrated circuit yield; Network topology; Network-on-a-chip; Routing; Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location
New Orleans, LA
Print_ISBN
1-4244-0920-9
Electronic_ISBN
1-4244-0921-7
Type
conf
DOI
10.1109/ISCAS.2007.378193
Filename
4252822
Link To Document