Title :
A Study on Impact of Leakage Current on Dynamic Power
Author :
Rastogi, Ashesh ; Ganeshpure, Kunal ; Kundu, Sandip
Author_Institution :
Electr. & Comput. Eng., Massachusetts Univ., Amherst, MA
Abstract :
Scaling of CMOS technologies has led to dramatic increase in sub-threshold, gate and reverse biased junction band-to-band-tunneling (BTBT) leakage. Leakage current has now become comparable to the switching current. Traditionally, dynamic power and leakage power are computed separately. Dynamic power computation does not include leakage from non-switching nodes. In this paper, we show that in upcoming 45nm technology, leakage from non-switching nodes can account for as much as 38% of total dynamic current. Hence leakage from non-switching nodes can not be neglected during dynamic power computation. To facilitate this study on large benchmark circuits on which spice level simulation is impractical, we created a compact simulation model for modeling various pattern dependent leakage currents to allow leakage computation at gate level. Using a simulation based experiment we compare leakage and switching currents on ISCAS-85 benchmark circuits. The experiments are based on Berkeley predictive technology model for 45nm technology. The results firmly establish the need to consider leakage from non-switching nodes during dynamic power computation.
Keywords :
CMOS digital integrated circuits; leakage currents; semiconductor device models; Berkeley predictive technology model; compact simulation model; dynamic power; leakage computation; leakage current; non-switching nodes; CMOS technology; Circuit simulation; Computational modeling; Gate leakage; Leakage current; Logic gates; Power engineering computing; Switching circuits; Threshold voltage; Tunneling;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378194