Title :
Design and Realization of Analog Phi-Function for LDPC Decoder
Author :
Baker, Anthony ; Ghosh, Soumik ; Kumar, Ashok ; Bayoumi, Magdy ; Ayoubi, Rafic
Author_Institution :
Center for Adv. Comput. Studies, Louisiana Univ., Lafayette, LA
Abstract :
One of the ambitious design goals of future generations of wireless systems, including 4G, IEEE 802.11n/802.16 standards, is to reliably provide very high data rate transmission in real-time. This poses a challenge to find an optimal coding scheme that has good performance and can be efficiently implemented in hardware. The most well-known LDPC decoding algorithm is log sum product (log-SP) in which a set of calculations on a non-linear function called Phi-function is approximated by a minimum function. Until now this function has been implemented through look up tables (LUT). But this direct implementation is costly for hardware. Also LUTs are very sensitive to the number of quantization bits and number of LUT values. Therefore, we have proposed analog Phi-function. The design is easily scalable and reconfigurable for larger block sizes. Simulation results show that our proposed design dissipates only 18 nW.
Keywords :
IEEE standards; codecs; logic design; parity check codes; table lookup; 18 nW; IEEE 802.11n/802.16 standards; LDPC decoder; LDPC decoding algorithm; analog Phi-function; log sum product; look up tables; low density parity check codes; optimal coding scheme; quantization bits; Analog computers; Belief propagation; Bit error rate; Decoding; Hardware; Iterative algorithms; Parity check codes; Quantization; Sparse matrices; Table lookup;
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
DOI :
10.1109/ISCAS.2007.378839