DocumentCode :
464961
Title :
Dynamic Reconfigurable Architecture for a Low-Power Despreader in VSF-OFCDM Systems
Author :
Sugawara, Takayuki ; Yoshizawa, Shingo ; Miyanaga, Yoshikazu
Author_Institution :
Graduate Sch. of Eng., Hokkaido Univ.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
2287
Lastpage :
2290
Abstract :
This paper presents a dynamic reconfigurable architecture for a low-power despreader in VSF-OFCDM systems. Since the spreading factors in time and frequency domains are dependent of cell configurations, channel loads, and propagation channels, a circuit structure of the despreader is to be optimized according to these variable conditions. The proposed despreader, it is based on a dynamic reconfigurable architecture, offers optimum concurrent and pipeline processing and minimizes memory accesses using an adder network. The results show that the proposed despreader has reduced power by 13-60% compared with a basic despreader.
Keywords :
OFDM modulation; circuit optimisation; code division multiple access; frequency-domain synthesis; time-frequency analysis; VSF-OFCDM systems; dynamic reconfigurable architecture; low-power despreader; pipeline processing; CMOS technology; Circuits; Frequency domain analysis; Gold; Multiaccess communication; OFDM; Pipeline processing; Radio link; Reconfigurable architectures; Registers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378844
Filename :
4253131
Link To Document :
بازگشت