DocumentCode :
465013
Title :
Area and Time Efficient Cellular Non-linear Networks
Author :
Fernández-García, Natalia A. ; Brea, Victor M. ; Cabello, Diego
Author_Institution :
Dept. of Electron. & Comput. Sci., Santiago de Compostela Univ.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
2682
Lastpage :
2685
Abstract :
The use of a reduced set of multipliers or coefficient circuits on cellular processor arrays leads to time and area efficient solutions. The reduced set of multipliers is achievable with the so-called split&shift (S&S) methodology. Data resultant from applying such a methodology to implementations with cellular non-linear networks (CNN) reported in the literature are presented. Also, pixel-level snakes (PLS) are used as benchmark for a more in-depth analysis of our methodology.
Keywords :
cellular arrays; multiplying circuits; cellular nonlinear networks; cellular processor arrays; coefficient circuits; multipliers; pixel-level snakes; split and shift methodology; CMOS technology; Cellular networks; Cellular neural networks; Circuit synthesis; Computer science; Hardware; Lead time reduction; Parallel architectures; Proposals; Time factors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.377966
Filename :
4253230
Link To Document :
بازگشت