DocumentCode :
465105
Title :
An Asynchronous Dual-Rail Multiplier based on Energy-Efficient STFB Templates
Author :
Chang, Kok-Leong ; Gwee, Bah-Hwee ; Zheng, Yuanjin
Author_Institution :
Centre for Integrated Circuits & Syst., Nanyang Technol. Univ., Singapore
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3267
Lastpage :
3270
Abstract :
In this paper, we describe an asynchronous (async) dual-rail 13 times 13-bit multiplier based on the single-track full-buffer (STFB) template. We propose several techniques to improve the energy-efficiency of the template. Firstly, we propose a new output driver sub-cell for the template suitable for driving smaller loads with higher energy efficiency. Secondly, we propose non-handshaking channels in order to reduce the pipeline stages in our design to trade-off throughput for higher energy-efficiency and smaller area. Lastly we propose using non weak-condition AND, 3-to-2 and 2-to-2 compressor cells to achieve lower forward latency. The performance of the proposed multiplier design is simulated using the TSMC 0.18 mum library at the transistor level. The proposed design is 15% more energy-efficient, has 14% lower latency and 34% smaller as compared to the same implementation using the STFB template.
Keywords :
logic design; multiplying circuits; 0.18 micron; TSMC library; asynchronous dual-rail multiplier; compressor cells; energy-efficient STFB templates; nonhandshaking channels; nonweak condition AND; output driver subcell; single-track full-buffer template; Batteries; Clocks; Delay; Energy efficiency; Integrated circuit technology; Microcontrollers; Pipeline processing; Protocols; Remote monitoring; Surveillance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378169
Filename :
4253376
Link To Document :
بازگشت