DocumentCode :
465144
Title :
Latency-Tolerant Virtual Cluster Architecture for VLIW DSP
Author :
Hsiao, Pi-Chen ; Lin, Tay-Jyi ; Liu, Chih-Wei ; Jen, Chein-Wei
Author_Institution :
SoC Technol. Center, Ind. Technol. Res. Inst.
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3506
Lastpage :
3509
Abstract :
This paper proposes a virtual cluster architecture, which executes multi-cluster VLIW programs with a reduced number of clusters in a time-sharing fashion. The interleaved sub-VLIWs help to hide instruction latencies significantly, and thus the proposed virtual cluster will have advantages of (1) reduced forwarding complexity in the processor datapath, (2) improved programming model for further code optimizations, and (3) supporting composite instructions without any extra functional unit. In our experiments with a 4-cluster VLIW DSP, the 28 forwarding paths inside a cluster are completely eliminated, which contributes to savings of 21.71% delay and 17.56% silicon area. Moreover, the virtual cluster has been verified to have better efficiency on its code sizes and execution times for its improved programming model for various DSP kernels.
Keywords :
digital signal processing chips; multiprocessing systems; virtual machines; VLIW DSP; VLIW programs; latency tolerant; time sharing fashion; virtual cluster architecture; Costs; Delay; Digital signal processing; Frequency; Hardware; Pipeline processing; Registers; Silicon; Time sharing computer systems; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378438
Filename :
4253436
Link To Document :
بازگشت