DocumentCode :
465160
Title :
On-Line Histogram Equalization for Flash ADC
Author :
Wong, Yanyi L. ; Cohen, Marc ; Abshire, Pamela
Author_Institution :
Dept. of ECE, Maryland Univ., College Park, MD
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3598
Lastpage :
3601
Abstract :
The authors present theory, design and measurement results for an online histogram equalization algorithm implemented on a 750MS/s 6b flash analog to digital converter in standard 0.35mum CMOS. The user simply turns on "training mode" for a few seconds, while the algorithm automatically adjusts comparator levels to match the observed input signal distribution. This results in signal conversion with equal probability for each of the output codewords. The new architecture is an extension of a flash ADC incorporating an adaptive floating gate comparator and control circuits for automatic programming of the reference levels. Experiments show output codes with at least 5.9 bits entropy for ramp, sine and Gaussian random signals after adaptation. Uniform programming produces 5.7 ENOB for input frequencies up to 200MHz and maximum DNL and INL of 0.24 LSB and 0.79 LSB at Nyquist rate, while equalization produces 5.3 ENOB up to 600MHz.
Keywords :
CMOS integrated circuits; analogue-digital conversion; 0.35 micron; 6 bit; CMOS integrated circuits; Nyquist rate; flash analog-to-digital converters; online histogram equalization; signal conversion; training mode; Adaptive control; Algorithm design and analysis; Analog-digital conversion; Automatic control; Automatic programming; Circuits; Histograms; Impedance matching; Measurement standards; Programmable control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378531
Filename :
4253459
Link To Document :
بازگشت