DocumentCode :
465177
Title :
Reducing Test-bus Power Consumption in Huffman Coding Based Test Data Compression for SOCs
Author :
Giri, Chandan ; Chattopadhyay, Santanu
Author_Institution :
Dept. of Electron. & Electr. Commun. Eng., Indian Inst. of Technol. Kharagpur, West Bengal
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
3679
Lastpage :
3682
Abstract :
This paper highlights the problem of test-bus power reduction in system-on-chip testing. It has been shown that while the cores are fitted with IEEE 1500 wrapper, transitions occurring within test bus and bypass registers can be comparable to those in the scan-chain. Unlike bus encoding the proposed solution does not use any extra hardware and neither affects the compression ratio, nor test application time. Experimental results on ISCAS89 benchmark circuits show up to 87% saving of transitions occurring in test bus in a Huffman coding based test data compression mechanism. A trade-off mechanism has also been shown between compression and test-bus power consumption.
Keywords :
Huffman codes; data compression; integrated circuit testing; system-on-chip; Huffman coding; SOC; system-on-chip testing; test data compression; test-bus power consumption; Benchmark testing; Circuit testing; Encoding; Energy consumption; Hardware; Huffman coding; Registers; System testing; System-on-a-chip; Test data compression;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378641
Filename :
4253479
Link To Document :
بازگشت