DocumentCode :
465316
Title :
Silicon Speedpath Measurement and Feedback into EDA flows
Author :
Killpack, Kip ; Kashyap, Chandramoul ; Chiprout, Eli
Author_Institution :
Intel, Hillsboro
fYear :
2007
fDate :
4-8 June 2007
Firstpage :
390
Lastpage :
395
Abstract :
Timing, test, reliability, and noise are modeled and abstracted in our design and verification flows. Specific EDA algorithms are then designed to work with these abstracted models, often in isolation of other effects. However, tighter design margins and higher reliability issues have increased the need for accurate models and algorithms. We propose utilizing silicon data to tune and improve the EDA tools and flows. In this paper we describe a silicon methodology to isolate silicon speedpath environments and feed these into a simulation framework to temporally and spatially isolate specific speedpaths in order to model and understand the real effects. This is done using accurate electrical speedpath modeling techniques which may be used to tune the accuracy and correlation of the design models. The effort required to distinguish the many different electrical effects will be outlined.
Keywords :
circuit simulation; electronic design automation; EDA tool; design flow; electrical effect; electrical speedpath modeling; electronic design automation; silicon speedpath measurement; simulation framework; verification flow; Algorithm design and analysis; Capacitors; Electronic design automation and methodology; Feedback; Maxwell equations; Microprocessors; Silicon; Testing; Timing; Velocity measurement; Correlation; Design; Measurement; Performance; Silicon; Speedpath; Timing; Verification;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Conference_Location :
San Diego, CA
ISSN :
0738-100X
Print_ISBN :
978-1-59593-627-1
Type :
conf
Filename :
4261213
Link To Document :
بازگشت