Title :
Test Generation in the Presence of Timing Exceptions and Constraints
Author :
Goswami, Dhiraj ; Tsai, Kun-Han ; Kassab, Mark ; Rajski, Janusz
Author_Institution :
Mentor Graphics Corp., Wilsonville
Abstract :
Generating test patterns without considering timing exceptions and constraints can lead to invalid test responses, resulting in false failures on the tester or yield loss. A path-oriented approach to handle timing exception paths with setup violations during at-speed test generation has been presented in (V. Vorisek et al., 2006). This paper presents a unified and complete algorithm for computing test responses in the presence of timing exceptions with both setup and hold violations, and Boolean timing constraints. The new algorithm analyzes all possible effects of glitches in the circuit. It resolves pessimism in the case of multiple interacting timing exception paths. The new method significantly reduces the number of unknowns in the test responses, resulting in improved test coverage and test compression. The new method can be applied to 1) any fault model, 2) any test pattern, 3) any simulation environment, and/or 4) any test generator.
Keywords :
Boolean algebra; automatic test pattern generation; constraint handling; integrated circuit reliability; logic testing; timing; Boolean timing constraints; fault model; path-oriented approach; simulation environment; test compression; test coverage; test pattern generation; timing exceptions; Circuit faults; Circuit simulation; Circuit testing; Clocks; Graphics; Integrated circuit reliability; Logic testing; Permission; Test pattern generators; Timing; Algorithms; DFT; Measurement; Reliability; SDC; Timing exceptions; Verification; false paths; multicycle paths; path sensitization; simulation; test generation; timing constraints;
Conference_Titel :
Design Automation Conference, 2007. DAC '07. 44th ACM/IEEE
Conference_Location :
San Diego, CA
Print_ISBN :
978-1-59593-627-1